



# DATA SHEET

## **SBN6400G**

64-COMMON Driver for Dot-Matrix STN LCD

To improve design and/or performance, Avant Electronics may make changes to its products. Please contact Avant Electronics for the latest versions of its products

data sheet (v2) 2005 Mar 01

64-COMMON Driver for Dot-Matrix STN LCD

#### 1 GENERAL

#### 1.1 Description

The SBN6400G is a 64-COMMON driver, designed to be paired with the SBN0064G 64-SEGMENT driver to drive a dot-matrix STN LCD panel.

Functionally, the SBN6400G includes 64 COMMON drivers, on-chip RC oscillator, a 64-bit bi-directional shift register, and timing generation circuit. The RC oscillator needs only an external resistor and capacitor. The timing generation circuit generates clocks and display control signals for both the SBN6400G and the SBN0064G.

To expand COMMON number, the SBN6400G can be cascaded in master-slave connection.

#### 1.2 Features

- To be paired with the SBN0064G 64-SEGMENT driver.
- 64-COMMON STN LCD drivers.
- Master Mode and Slave Mode for cascaded connection to expand COMMON numbers.
- On-chip RC oscillator; only an external resistor and an external capacitor are needed.
- Provides clocks and display control signal to the SBN0064G.
- External LCD bias (V0, V1, V4, V5).
- Selectable display duty cycle: 1/48, 1/64, 1/96, 1/128.
- Operating voltage range (V<sub>DD</sub>): 2.7 ~ 5.5 volts.
- LCD bias voltage (V<sub>LCD</sub>=V<sub>DD</sub> V5, the voltage added to the LCD cell): 13 volts (max).
- Negative power supply (V<sub>NEG</sub>=V<sub>DD</sub>-V<sub>EE</sub>): 16 volts (max).
- · Operating frequency range: 550 KHz.
- Operating temperature range: -20 to +75 °C.
- Storage temperature range: -55 to +125 °C.

64-COMMON Driver for Dot-Matrix STN LCD

## 1.3 Ordering information

## Table 1 Ordering information

| PRODUCT TYPE   | DESCRIPTION              |
|----------------|--------------------------|
| SBN6400G-LQFPG | LQFP100 Pb-free package. |
| SBN6400G-QFPG  | QFP100 Pb-free package.  |
| SBN6400G-LQFP  | LQFP100 general package. |
| SBN6400G-QFP   | QFP100 general package.  |
| SBN6400G-D     | tested die.              |

64-COMMON Driver for Dot-Matrix STN LCD

## 2 FUNCTIONAL BLOCK DIAGRAM AND DESCRIPTION

#### 2.1 Functional block diagram



64-COMMON Driver for Dot-Matrix STN LCD

#### 3 PIN(PAD) ASSIGNMENT, PAD COORDINATES, SIGNAL DESCRIPTION

3.1 The SBN6400G pinning diagram (LQFP100 or QFP100)



#### 64-COMMON Driver for Dot-Matrix STN LCD

#### 3.2 The SBN6400G pad placement



64-COMMON Driver for Dot-Matrix STN LCD

## 3.3 Pad coordinates

**Table 2** The pad coordinates (unit:  $\mu$ m)

| PAD<br>NO. | PAD<br>NAME      | х     | Y    |
|------------|------------------|-------|------|
| 1          | COM21            | 1866  | 1575 |
| 2          | COM20            | 1659  | 1768 |
| 3          | COM19            | 1529  | 1768 |
| 4          | COM18            | 1399  | 1768 |
| 5          | COM17            | 1269  | 1768 |
| 6          | COM16            | 1139  | 1768 |
| 7          | COM15            | 1009  | 1768 |
| 8          | COM14            | 879   | 1768 |
| 9          | COM13            | 749   | 1768 |
| 10         | COM12            | 619   | 1768 |
| 11         | COM11            | 489   | 1768 |
| 12         | COM10            | 359   | 1768 |
| 13         | COM9             | 229   | 1768 |
| 14         | COM8             | 99    | 1768 |
| 15         | COM7             | -31   | 1768 |
| 16         | COM6             | -161  | 1768 |
| 17         | COM5             | -291  | 1768 |
| 18         | COM4             | -421  | 1768 |
| 19         | COM3             | -551  | 1768 |
| 20         | COM2             | -681  | 1768 |
| 21         | COM1             | -811  | 1768 |
| 22         | COM0             | -941  | 1768 |
| 23         | V <sub>EE1</sub> | -1071 | 1768 |
| 24         | V1L              | -1201 | 1768 |
| 25         | V4L              | -1331 | 1768 |
| 26         | V5L              | -1461 | 1768 |
| 27         | V0L              | -1591 | 1768 |
| 28         | $V_{DD}$         | -1838 | 1785 |
| 29         | DIO1             | -1857 | 1533 |
| 30         | FS               | -1857 | 1345 |
| 31         | DS1              | -1857 | 1165 |
| 32         | DS2              | -1857 | 984  |
| 33         | С                | -1857 | 776  |
| 34         | R                | -1852 | 601  |

| PAD<br>NO. | PAD<br>NAME      | x     | Υ     |
|------------|------------------|-------|-------|
| 35         | CR               | -1857 | 305   |
| 36         | SHL              | -1857 | 163   |
| 37         | V <sub>SS</sub>  | -1857 | 20    |
| 38         | M/S              | -1857 | -130  |
| 39         | CLK2             | -1857 | -379  |
| 40         | CLK1             | -1857 | -625  |
| 41         | FRM              | -1857 | -873  |
| 42         | М                | -1857 | -1052 |
| 43         | PSEL             | -1857 | -1276 |
| 44         | DIO2             | -1857 | -1558 |
| 45         | CL               | -1857 | -1748 |
| 46         | V0R              | -1591 | -1767 |
| 47         | V5R              | -1461 | -1767 |
| 48         | V4R              | -1331 | -1767 |
| 49         | V1R              | -1201 | -1767 |
| 50         | V <sub>EE2</sub> | -1071 | -1767 |
| 51         | COM63            | -941  | -1767 |
| 52         | COM62            | -811  | -1767 |
| 53         | COM61            | -681  | -1767 |
| 54         | COM60            | -551  | -1767 |
| 55         | COM59            | -421  | -1767 |
| 56         | COM58            | -291  | -1767 |
| 57         | COM57            | -161  | -1767 |
| 58         | COM56            | -31   | -1767 |
| 59         | COM55            | 99    | -1767 |
| 60         | COM54            | 229   | -1767 |
| 61         | COM53            | 359   | -1767 |
| 62         | COM52            | 489   | -1767 |
| 63         | COM51            | 619   | -1767 |
| 64         | COM50            | 749   | -1767 |
| 65         | COM49            | 879   | -1767 |
| 66         | COM48            | 1009  | -1767 |
| 67         | COM47            | 1139  | -1767 |
| 68         | COM46            | 1269  | -1767 |

| PAD<br>NO. | PAD<br>NAME | x    | Y     |
|------------|-------------|------|-------|
| 69         | COM45       | 1399 | -1767 |
| 70         | COM44       | 1529 | -1767 |
| 71         | COM43       | 1659 | -1767 |
| 72         | COM42       | 1866 | -1575 |
| 73         | COM41       | 1866 | -1425 |
| 74         | COM40       | 1866 | -1275 |
| 75         | COM39       | 1866 | -1125 |
| 76         | COM38       | 1866 | -974  |
| 77         | COM37       | 1866 | -824  |
| 78         | COM36       | 1866 | -674  |
| 79         | COM35       | 1866 | -524  |
| 80         | COM34       | 1866 | -374  |
| 81         | COM33       | 1866 | -224  |
| 82         | COM32       | 1866 | -74   |
| 83         | COM31       | 1866 | 76    |
| 84         | COM30       | 1866 | 226   |
| 85         | COM29       | 1866 | 376   |
| 86         | COM28       | 1866 | 525   |
| 87         | COM27       | 1866 | 675   |
| 88         | COM26       | 1866 | 825   |
| 89         | COM25       | 1866 | 975   |
| 90         | COM24       | 1866 | 1125  |
| 91         | COM23       | 1866 | 1275  |
| 92         | COM22       | 1866 | 1425  |

64-COMMON Driver for Dot-Matrix STN LCD

## 3.4 Signal description

 Table 3
 Pin signal description

To avoid a latch-up effect at power-on:  $V_{SS}-0.5\ V$  < voltage at any pin at any time <  $V_{DD}$  + 0.5 V .

| Pin<br>number     | Pad<br>number     | SYMBOL                              | DESCRIPTION                                                                                                                                                                                                                                                                                                                                    |  |  |
|-------------------|-------------------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 1~22,<br>59~100   | 1~22,<br>51~92    | COM21~0<br>COM63~22                 | COMMON outputs.  The output voltage level of COMMON outputs are decided by the combination of the alternating frame signal (M) and the internal Shift Register Output. Depending on the value of M and the Shift Register Output, a single voltage level is selected from V0, V1, V4, or V5 for COMMON driver, as shown in Fig. 4.  M  0  1  0 |  |  |
|                   |                   |                                     | Internal Shift Register 0 1 0 1 0 1  COM output V1 V0 V4 V5 V1 V0 V4 V5  Fig.4 COMMON output voltage level                                                                                                                                                                                                                                     |  |  |
| 23, 58            | 23, 50            | V <sub>EE1</sub> , V <sub>EE2</sub> | External negative power supply for LCD bias.  These two inputs are internally connected together inside the chip. However, to avoid flickering, same external negative bias voltage should be connected to these two inputs.                                                                                                                   |  |  |
| 24, 25,<br>26, 27 | 24, 25,<br>26, 27 | V1L, V4L,<br>V5L V0L                | External LCD Bias voltage.  These pins should be connected to V1, V4, V5, and V <sub>DD</sub> , respectively, of the external LCD bias circuit, and the condition VDD≥V1≥V2≥V3≥V4≥V5 must always be met.                                                                                                                                       |  |  |
| 28                | 28                | V <sub>DD</sub>                     | These pins are internally connected to V1R, V4R, V5R, and V0R, respectively.  Power supply for logic circuit of the chip.  The V <sub>DD</sub> should be in the range from 2.7 volts to 5.5 volts.                                                                                                                                             |  |  |
| 29, 50            | 29, 44            | DIO1, DIO2                          | Input or output for master/slave mode operation in a cascading connection.  Please refer to Sections 4.6 and 4.7.                                                                                                                                                                                                                              |  |  |
| 30                |                   |                                     | Oscillator Frequency Selection.  When the device operates in master mode, FS is used to select the RC oscillator frequency to make frame frequency approximately equal to 70Hz.  If the RC oscillator frequency is 550K Hz (at V <sub>DD</sub> =5 volts), then this input should be connected to V <sub>DD</sub> .                             |  |  |
|                   | 30                | 30 FS                               | If the RC oscillator frequency is 225K Hz (at V <sub>DD</sub> =5 volts), then this input should be connected to V <sub>SS</sub> .  Usually, 550K Hz is recommended and this pin should be connected to V <sub>DD</sub> .                                                                                                                       |  |  |
|                   |                   |                                     | When the device operates in slave mode, this input should be connected to $V_{\text{DD}}$ .                                                                                                                                                                                                                                                    |  |  |

## 64-COMMON Driver for Dot-Matrix STN LCD

| Pin<br>number | Pad<br>number         | SYMBOL          | DESCRIPTION                                                                                                                                                                                                                                                                     |  |  |                                                                               |
|---------------|-----------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|-------------------------------------------------------------------------------|
|               |                       |                 | Display duty selection inputs.                                                                                                                                                                                                                                                  |  |  |                                                                               |
| 31, 32        | 32 31, 32 DS1, DS2    |                 | These two inputs are used to select display duty cycle when the SBN6400G operates in master mode.                                                                                                                                                                               |  |  |                                                                               |
|               |                       |                 | These pins are not valid in slave mode and should be connected to $V_{\text{DD}}$ .                                                                                                                                                                                             |  |  |                                                                               |
|               |                       |                 | Pins of the on-chip RC oscillator for connection to external resistor and capacitor.                                                                                                                                                                                            |  |  |                                                                               |
| 33, 35,       | 33, 34,               | C, R, CR        | When operating in slave mode, the device's C and R terminals should be left open and its CR terminal should be connected to $V_{\text{DD}}$ .                                                                                                                                   |  |  |                                                                               |
| 37            | 35                    | , , , , , , , , | Instead of the RC oscillator, if an external clock source is to be used, then this clock source should be added to the CR terminal. In this case, both the C and R terminals should be left open.                                                                               |  |  |                                                                               |
|               |                       |                 | This input is used to select COMMON output sequence                                                                                                                                                                                                                             |  |  |                                                                               |
| 39            | 36                    | SHL             | When SHL=1, COMMON output sequence is from COM0 to COM63.                                                                                                                                                                                                                       |  |  |                                                                               |
|               |                       |                 | When SHL=0, COMMON output sequence is from COM63 to COM0.                                                                                                                                                                                                                       |  |  |                                                                               |
| 40            | 37                    | V <sub>SS</sub> | Ground.                                                                                                                                                                                                                                                                         |  |  |                                                                               |
|               | 42 38 M/ <del>S</del> |                 | This input is used to select Master Mode or Slave Mode.                                                                                                                                                                                                                         |  |  |                                                                               |
| 42            |                       |                 | When this input is connected to $V_{DD}$ , the SBN6400G operates in Master Mode. When this input is connected to $V_{SS}$ , the SBN6400G operates in Slave Mode.                                                                                                                |  |  |                                                                               |
| 42 44         | 43, 44 39, 40         |                 | Clock outputs to the SBN0064G.                                                                                                                                                                                                                                                  |  |  |                                                                               |
| 43, 44        |                       |                 | The frequency of these two clocks is a half of the RC oscillator clock frequency.                                                                                                                                                                                               |  |  |                                                                               |
|               |                       |                 | Frame signal, indicating the start of a frame.                                                                                                                                                                                                                                  |  |  |                                                                               |
| 46            | 41                    | FRM             | When the SBN6400G operates in master mode, its FRM output should be connected to the FRM input of the SBN0064G.                                                                                                                                                                 |  |  |                                                                               |
|               |                       |                 |                                                                                                                                                                                                                                                                                 |  |  | When the SBN6400G operates in slave mode, its FRM output should be left open. |
|               |                       |                 | For the timing of this signal, please refer to Fig. 11                                                                                                                                                                                                                          |  |  |                                                                               |
|               |                       |                 | Alternating frame signal for generating LCD biases of reverse polarites.                                                                                                                                                                                                        |  |  |                                                                               |
| 47            | 42                    | 12 M            | This is an I/O terminal. When the SBN6400G operates in master mode, this terminal becomes output and should be connected to its slave.                                                                                                                                          |  |  |                                                                               |
|               |                       |                 | When the device operates in slave mode, this terminal becomes input and accepts M output from its master.                                                                                                                                                                       |  |  |                                                                               |
|               |                       |                 | Phase selection for COMMON output.                                                                                                                                                                                                                                              |  |  |                                                                               |
| 49            | 49 43                 |                 | This input selects the phase relation between the COMMON outputs and the CL clock. If PSEL=1 (i.e., connected to $V_{DD}$ ), each COMMON output starts on the rising edge of CL. If PSEL=0 (i.e., connected to $V_{SS}$ ), each COMMON output starts on the falling edge of CL. |  |  |                                                                               |
|               |                       |                 | Usually, PSEL should be connected to V <sub>DD</sub> .                                                                                                                                                                                                                          |  |  |                                                                               |

## 64-COMMON Driver for Dot-Matrix STN LCD

| Pin<br>number                           | Pad<br>number     | SYMBOL                | DESCRIPTION                                                                                                                                                                                                                                                                                      |  |
|-----------------------------------------|-------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 52                                      | 45                | CL                    | Shift clock for the internal 64-bit, bi-directional shift register.  The time duration of each COMMON output is equal to one clock period of the CL clock.                                                                                                                                       |  |
| 54, 55,<br>56, 57                       | 46, 47,<br>48, 49 | V0R, V5R,<br>V4R, V1R | External LCD Bias voltage.  These terminals should be connected to V1, V4, V5, and V <sub>DD</sub> , respectively, of the external LCD bias circuit, and the condition VDD≥V1≥V2≥V3≥V4≥V5 must always be met.  These terminals are internally connected to V1L, V4L, V5L, and V0L, respectively. |  |
| 34, 36,<br>38, 41,<br>45, 48,<br>51, 53 |                   | NC                    | No Connection.  For package type, these pins should be left open.  For die, there is no NC pad.                                                                                                                                                                                                  |  |

64-COMMON Driver for Dot-Matrix STN LCD

#### 4 FUNCTIONAL DESCRIPTION

#### 4.1 On-chip RC oscillator

When operating in master mode, the SBN6400G's on-chip RC-type oscillator is used to provide clocks and necessary control signals to itself, its slave, and the SBN0064G SEGMENT Driver.

External resistor  $R_f$  and capacitor  $C_f$  need to be connected across R, CR, and C, as shown in Fig. 5. The recommended value for  $R_f$  is 33K ohm and that for  $C_f$  is 20 pF. During PCB layout, the resistor and the capacitor should be placed as close to the SBN6400G as possible, such that stray capacitance, inductance, and resistance can be minimized.



The typical oscillation frequency of the oscillator at different power supply voltages, with  $C_f$  fixed to 20 pF, is given in Table 4.

**Table 4** On-chip RC oscillator characteristics,  $C_f = 20$  pF,  $T_{amb} = -20$  to +75 °C

| R <sub>f</sub> value (unit: ohm) | VDD=5V | VDD=3V | VDD=2.7V | unit |
|----------------------------------|--------|--------|----------|------|
| 47K                              | 406    | 361    | 350      |      |
| 43K                              | 443    | 392    | 377      |      |
| 39K                              | 484    | 425    | 406      | KHz  |
| 33K                              | 557    | 485    | 463      |      |
| 30K                              | 601    | 521    | 497      |      |

#### Note:

1. The values given in this table are typical values. ±10% variation from lot to lot may exists.

64-COMMON Driver for Dot-Matrix STN LCD

#### 4.2 RC-oscillator Frequency Selection (FS)

When the RC oscillator frequency is 550 KHz, FS should be connected to  $V_{DD}$ . When the RC oscillator frequency is below 300 KHz, FS should be connected to  $V_{SS}$ . In the both cases, the purpose of this input is to make frame frequency approximately equal to 70 Hz.

Usually, 550 KHz operation is recommended.

## 4.3 Timing Generation

The SBN6400G's internal timing generation circuit is shown in Fig. 6.

When M/S=1, the SBN6400G operates in Master Mode, sends M and CL to its slave, and sends M, CL, FRM, CLK1, and CLK2 to the SBN0064G.

When M/S=0, the SBN6400G operates in Slave Mode and receives M and CL from its master. In addition, when operating in slave mode, the SBN6400G will not send out FRM, CLK1, and CLK2. These terminals should be left open.



## 4.4 Duty selection

When the SBN6400G operates in Master Mode, the display duty is decided by its DS1 and DS2 inputs. When the SBN6400G operates in slave mode, its DS1 and DS2 has no function and should be connected to  $V_{DD}$ .

Table 5 gives the setting of the DS1 and DS2 and the corresponding display duty cycle.

Table 5 Duty selection

| DS1 | DS2 | Duty  |
|-----|-----|-------|
| 1   | 1   | 1/128 |
| 1   | 0   | 1/96  |
| 0   | 1   | 1/64  |
| 0   | 0   | 1/48  |

64-COMMON Driver for Dot-Matrix STN LCD

#### 4.5 Phase relation between CL and COMMON outputs

The PSEL input is used to select the phase relation between CL clock and COMMON outputs. The CL clock is the shift clock to the internal 64-bit, bi-directional Shift Register. A CL clock period is the time duration for displaying a horizontal line of LCD pixels.

If PSEL=H, the COM0 starts from the rising edge of CL clock. If PSEL=L, then COM0 starts from the falling edge of CL, as shown in Fig. 7.

Usually, it is recommended that PSEL be connected to V<sub>DD</sub>.



64-COMMON Driver for Dot-Matrix STN LCD

#### 4.6 Master/Slave connection

The SBN6400G can be cascaded in master-slave connection to expand the total number of COMMONs.

When a device is selected as master, its DIO1, DIO2, M, and CL are all in output state. Its M output and CL output should be connected to its slave and its M, CL, FRM, CLK1 and CLK2 should be connected to the SBN0064G.



#### 4.7 COMMON output sequence

The COMMON output sequence is decided by both the  $M/\overline{S}$  and the SHL inputs, as shown in Table 6.

Table 6 COMMON output sequence in master-slave connection

| M/S      | SHL | DIO1   | DIO2            | COMMON SHIFT DIRECTION                                  | Notes  |
|----------|-----|--------|-----------------|---------------------------------------------------------|--------|
| 1        | 1   | Х      | Output C0 → C63 |                                                         | Note 1 |
| (master) | 0   | Output | Х               | C63 → C0                                                | Note   |
| 0        | 1   | Input  | Output          | $C0 \rightarrow C63(master), C0 \rightarrow C63(slave)$ | Note 2 |
| (slave)  | 0   | Output | Input           | $C63 \rightarrow C0(master), C63 \rightarrow C0(slave)$ | Note 3 |

#### **Notes**

- 1. When the SBN6400G is in master mode, both its DIO1 and DIO2 are always output, and COMMON output sequence is decided by SHL. If SHL=1, COM0 is output first and COM63 is output last. If SHL=0, COM63 is output first and COM0 is output last.
- 2. When the SBN6400G operates in slave mode and its SHL is HIGH, its DIO1 becomes input and its DIO2 becomes output. The slave's DIO1 should be connected to DIO2 of the master. The COM0 of the master is output first. After COM63 of the master is output, COM0 of the slave is output. COM63 of the slave is output last.
- 3. When the SBN6400G operates in slave mode and its SHL is LOW, its DIO1 becomes output and its DIO2 becomes input. The slave's DIO2 should be connected to DIO1 of the master. The COM63 of the master is output first. After COM0 of the master is output, COM63 of the slave is output. COM0 of the slave is output last.

64-COMMON Driver for Dot-Matrix STN LCD

#### 5 LCD BIAS AND COMMON OUTPUT VOLTAGE

#### 5.1 LCD bias circuit

A typical LCD bias circuit for 1/64 display duty is shown in Fig. 9. The condition  $V_{DD} \ge V1 \ge V2 \ge V3 \ge V4 \ge V5$  must always be met. The maximum allowed voltage for LCD bias  $(V_{DD} - V_5)$  is 13 volts. Note that V0 should be connected to  $V_{DD}$ .



## 5.2 Relation of display duty, CL period, LCD bias, and recommended resistor ladder for bias

Table 7gives the relation of display duty, CL period, LCD bias, and recommended resistor ladder for bias.

Table 7 Relation of display duty and LCD bias

| Duty  | CL period | Bias | Resistor ladder |
|-------|-----------|------|-----------------|
| 1/48  | 64 x CLK2 | 1/8  | R2= 4 x R1      |
| 1/64  | 48 x CLK2 | 1/9  | R2= 5 x R1      |
| 1/96  | 32 x CLK2 | 1/11 | R2= 7 x R1      |
| 1/128 | 24 x CLK2 | 1/12 | R2= 8 x R1      |

#### Note:

- 1. When the display duty cycle 1/64 is chosen, the condition (R1)/(4×R1+R2) = 1/9 should be met. We choose R1=2.2K ohm and, therefore, the calculated value of R2 is 11K ohm. As 11K ohm is not a standard value for resistors, we choose a 10K ohm resistor for R1.
- 2. The duration (period) of a CL clock is a multiple of the CLK2 clock. The time duration of each COMMON output is equal to one period of the CL clock.

64-COMMON Driver for Dot-Matrix STN LCD

## 5.3 COMMON, SEGMENT output voltage

Table 8 gives the output voltage level of the SBN6400G COMMON Driver and the SBN0064G SEGMENT Driver.

The COMMON output voltage level of the SBN6400G COMMON Driver is decided by the combination of the alternating LCD bias voltage (M) and its internal Shift Register Output.

The SEGMENT output voltage level of the SBN0064G SEGMENT driver is decided by the combination of the alternating LCD bias voltage (M) and the output of its on-chip Display Data Memory.

Table 8 COMMON/SEGMENT output voltage level

| Frame (M)     | Data/COM      | DISPLAY<br>ON/OFF | SEG0~SEG63<br>(SBN0064G) | COM0~COM63<br>(SBN6400G) |
|---------------|---------------|-------------------|--------------------------|--------------------------|
| L             | L             | ON                | V2                       | V1                       |
| L             | Н             | ON                | V0                       | V5                       |
| Н             | L             | ON                | V3                       | V4                       |
| Н             | Н             | ON                | V5                       | V0                       |
| x(don't care) | x(don't care) | OFF               | V2, V3                   | х                        |

#### Note:

- 1. "Data" in the "Data/COM" column means the data output from the on-chips Display Data RAM of the SBN0064G SEGMENT Driver, and "COM" means the output of the SBN6400G's internal Shift Register Output, which sequentially activates COM0~COM63.
- 2. The column DISPLAY ON/OFF is applicable only to the SBN0064G.

64-COMMON Driver for Dot-Matrix STN LCD

#### 6 SYSTEM CONFIGURATION WITH THE SBN0064G

Table 9 gives examples of system configuration with the SBN0064G.

**Table 9** Examples of system configuration with the SBN0064G.



## 64-COMMON Driver for Dot-Matrix STN LCD



64-COMMON Driver for Dot-Matrix STN LCD

## 7 APPLICATION EXAMPLE 1: MASTER MODE, 1/64 DISPLAY DUTY

## 7.1 Application circuit for 1/64 display duty, Master Mode operation



64-COMMON Driver for Dot-Matrix STN LCD

## 7.2 Timing diagram of Master Mode, 1/64 display duty cycle(DS1=L, DS2=H, SHL=H(L), PSEL=H)



64-COMMON Driver for Dot-Matrix STN LCD

## 8 APPLICATION EXAMPLE 2: MASTER MODE, 1/128 DISPLAY DUTY

## 8.1 Application circuit for 1/128 display duty, Master Mode operation



64-COMMON Driver for Dot-Matrix STN LCD

## 8.2 Timing diagram of Master Mode, 1/128 display duty cycle(DS1=H, DS2=H, SHL=H(L), PSEL=H)



64-COMMON Driver for Dot-Matrix STN LCD

#### 9 ELECTRICAL CHARACTERISTICS

#### 9.1 Absolute maximum rating

Table 10 Absolute maximum rating

 $V_{DD}$  = 5 V ±10%;  $V_{SS}$  = 0 V; all voltages with respect to  $V_{SS}$ , unless otherwise specified;  $T_{amb}$  = -20 to +75 °C

| SYMBOL                    | PARAMETER                                                | MIN.                | MAX.                  | UNIT  |
|---------------------------|----------------------------------------------------------|---------------------|-----------------------|-------|
| $V_{DD}$                  | voltage on the V <sub>DD</sub> pin(pad)                  | -0.3                | +7.0                  | Volts |
| V <sub>EE</sub>           | Negative voltage on the V <sub>EE</sub> pin(pad)         | V <sub>DD</sub> -16 |                       | Volts |
| V <sub>LCD</sub> (note 2) | LCD bias voltage, V <sub>LCD</sub> =V0-V5                |                     | 13                    | Volts |
| VI                        | input voltage on any pin with respect to V <sub>SS</sub> | -0.3                | V <sub>DD</sub> + 0.3 | Volts |
| P <sub>D</sub>            | power dissipation                                        |                     | 200                   | mW    |
| T <sub>stg</sub>          | storage temperature range                                | -55                 | +125                  | °C    |
| T <sub>amb</sub>          | operating ambient temperature range                      | -30                 | + 85                  | °C    |
| Tsol (note 3)             | soldering temperature/time at pin                        |                     | 260 °C,<br>10 Second  |       |

#### **Notes**

- 1. The following applies to the Absolute Maximum Rating:
  - a) Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device.
  - b) The SBN6400G includes circuitry specifically designed for the protection of its internal devices from the damaging effect of excessive static charge (ESD). However, it is suggested that conventional precautions be taken to avoid applying greater than the rated maxima.
  - c) Parameters are valid over operating temperature range, unless otherwise specified.
  - d) All voltages are with respect to V<sub>SS</sub>, unless otherwise noted.
- 2. The condition  $V_{DD}(V0) \ge V1 \ge V2 \ge V3 \ge V4 \ge V5$  must always be met.
- 3. QFP-type packages are sensitive to moisture of the environment, please check the drypack indicator on the tray package before soldering. Exposure to moisture longer than the rated drypack level may lead to cracking of the plastic package or broken bonding wiring inside the chip.

64-COMMON Driver for Dot-Matrix STN LCD

#### 10 DC CHARACTERISTICS

Table 11 DC Characteristics

 $V_{DD} = 5 \text{ V} \pm 10\%$ ;  $V_{SS} = 0 \text{ V}$ ; all voltages with respect to  $V_{SS}$ , unless otherwise specified;  $T_{amb} = -20 \text{ to } +75 \text{ }^{\circ}\text{C}$ .

| SYMBOL             | PARAMETER                                                                  | CONDITION      | MIN.                  | TYP. | MAX.            | UNIT |
|--------------------|----------------------------------------------------------------------------|----------------|-----------------------|------|-----------------|------|
| $V_{DD}$           | Supply voltage for logic                                                   |                | 2.7                   | 5.0  | 5.5             | V    |
| V <sub>LCD</sub>   | LCD bias voltage V <sub>LCD</sub> = V0(V <sub>DD)</sub> -V5                | Note 1.        |                       |      | 13              | V    |
| V <sub>NEG</sub>   | V <sub>NEG</sub> =V <sub>DD</sub> -V <sub>EE</sub>                         |                |                       |      | 16              | V    |
| V <sub>IL</sub>    | LOW level input voltage                                                    | Note 2.        | 0                     |      | 0.8             | V    |
| V <sub>IH</sub>    | HIGH level input voltage                                                   | Note 2.        | V <sub>DD</sub> -2.2  |      | $V_{DD}$        | V    |
| V <sub>OL</sub>    | LOW level output voltage of output terminals, at I <sub>OL</sub> =1.6 mA.  | Note 3         | 0.0                   |      | 0.3             | V    |
| V <sub>OH</sub>    | HIGH level output voltage of output terminals, at I <sub>OH</sub> =-200μA. | Note 3.        | V <sub>DD</sub> - 0.3 |      | V <sub>DD</sub> | V    |
| I <sub>LKG</sub>   | Leakage current of input pins(pads)                                        | for all inputs |                       |      | 0.2             | μА   |
| I <sub>STBY</sub>  | Standby current at V <sub>DD</sub> =5 volts                                | Note 4         |                       |      | 3.0             | μА   |
| I <sub>DD(1)</sub> | Operating current for master mode with 1/128 display duty cycle            | Note 5         |                       |      | 960             | μА   |
| I <sub>DD(2)</sub> | Operating current for slave mode with 1/128 display duty cycle             | Note 6         |                       |      | 180             | μА   |
| I <sub>EE</sub>    | Operating current measured at the V <sub>EE</sub> pin(pad)                 | Note 7         |                       |      | 90              | μА   |
| C <sub>in</sub>    | Input capacitance of all input pins                                        |                |                       | 5.0  | 8.0             | pF   |
| R <sub>ON</sub>    | LCD driver ON resistance                                                   | Note 8         |                       |      | 1.5             | ΚΩ   |

## Notes:

- 1. LCD bias voltage  $V_{LCD}$  is V0 V5. V0 should always be connected to VDD.
- 2. For all input pins (pads), FS, DS1,DS2, CR, SHL, MS, and PSEL. Also, for all I/Os, DIO1, DIO2, M, and CL when they are used as inputs.
- 3. For all output pins (pads), CLK1, CLK2, and FRM. Also, for all I/Os, DIO1, DIO2, M, and CL when they are used as outputs
- 4. Conditions for the measurement: CR=V<sub>DD</sub>, measured at the V<sub>DD</sub> pin.
- 5. This value is measured at the V<sub>DD</sub> pin (pad). The condition for the measurement is as follows:
  - a)  $R_f=33K$ ,  $C_f=20$  pF,
  - b) Display duty cycle=1/128 (DS1=DS2=1),
  - c) Master mode ( $M/\overline{S}=1$ ), and FS=SHL=PSEL=1, and
  - d) COM0~COM63 were left open.
- 6. This value is measured at the V<sub>DD</sub> pin (pad). The condition for the measurement is as follows:
  - a) Display duty cycle=1/128 (DS1=DS2=1), Slave mode (M/S=0), and FS=SHL=PSEL=CR=1,
  - b) CL, M, and DIO1 are from the master, and
  - c) COM0~COM63 were left open.
- 7. The condition for the measurement is the same as those described in Note 5, except that the value is measured at the V<sub>EE</sub> pin(pad).
- 8. This measurement is for the transmission high-voltage PMOS or NMOS of COM0~COM63. Please refer to Section 12, Pin Circuits, for detailed schematic of these drivers. The measurement is for the case when the voltage differential between the source and the drain of the high voltage PMOS or NMOS is 0.1 volts.

64-COMMON Driver for Dot-Matrix STN LCD

## 11 AC TIMING CHARACTERISTICS

## 11.1 CLK1, CLK2 timing for Master Mode



Table 12 CLK1 and CLK2 timing characteristics for Master Mode

 $V_{DD}$  = 5 V ±10%;  $V_{SS}$  = 0 V; all voltages with respect to  $V_{SS}$  unless otherwise specified;  $T_{amb}$  = -20 to +75 °C.

| SYMBOL           | PARAMETER                   | CONDITIONS | MIN. | TYP. | MAX. | UNIT    |
|------------------|-----------------------------|------------|------|------|------|---------|
| T <sub>WH1</sub> | CLK1 clock high pulse width |            | 2000 |      |      |         |
| T <sub>WL1</sub> | CLK1 cock low pulse width   |            | 600  |      |      |         |
| T <sub>R1</sub>  | CLK1 clock rise time        |            |      |      | 130  |         |
| T <sub>F1</sub>  | CLK1 clock fall time        |            |      |      | 130  |         |
| T <sub>WH2</sub> | CLK2 clock high pulse width |            | 2000 |      |      | ]<br>nc |
| T <sub>WL2</sub> | CLK2 clock low pulse width  |            | 600  |      |      | ns      |
| T <sub>R2</sub>  | CLK2 clock rise time        |            |      |      | 130  |         |
| T <sub>F2</sub>  | CLK2 clock fall time        |            |      |      | 130  |         |
| T <sub>D12</sub> | CLK1-to-CLK2 delay          |            | 660  |      |      |         |
| T <sub>D21</sub> | CLK2-to-CLK1 delay          |            | 660  |      |      |         |

## 64-COMMON Driver for Dot-Matrix STN LCD

## 11.2 CL, FRM, DIO1, DIO2 and M timing for Master Mode



Table 13 CL, FRM, DIO1, DIO2, and M timing for Master Mode

 $V_{DD}$  = 5 V ±10%;  $V_{SS}$  = 0 V; all voltages with respect to  $V_{SS}$  unless otherwise specified;  $T_{amb}$  = -20 to +75 °C.

| SYMBOL            | PARAMETER                                                   | CONDITIONS | MIN. | TYP. | MAX. | UNIT |
|-------------------|-------------------------------------------------------------|------------|------|------|------|------|
| T <sub>WHCL</sub> | CL clock high pulse width                                   |            | 33   |      |      | μS   |
| T <sub>WLCL</sub> | CL cock low pulse width                                     |            | 33   |      |      | μS   |
| T <sub>DS</sub>   | DIO1 setup time (for SHL=1),<br>DIO2 setup time (for SHL=0) |            | 18   |      |      | μS   |
| T <sub>DH</sub>   | DIO1 hold time (for SHL=1),<br>DIO2 hold time (for SHL=0)   |            | 38   |      |      | μS   |
| T <sub>DD</sub>   | Data delay time                                             |            | 4.6  |      |      | μS   |
| T <sub>DFRM</sub> | FRM delay time                                              |            | -1.8 |      | +1.8 | μS   |
| T <sub>M</sub>    | M delay time                                                |            | -1.8 |      | +1.8 | μS   |

#### Note:

The measurement is with the load circuit connected for output terminals. The load circuit is shown in Fig. 16.

## 64-COMMON Driver for Dot-Matrix STN LCD



64-COMMON Driver for Dot-Matrix STN LCD

## 11.3 Slave Mode timing for 1/64 display duty cycle(DS1=L, DS2=H, SHL=H(L), PSEL=L)



64-COMMON Driver for Dot-Matrix STN LCD

## 12 PIN CIRCUITS

Table 14 MOS-level schematics of all input, output, and I/O pins.

| SYMBOL                               | Input/<br>output | CIRCUIT                                                                                                  | NOTES                                                                                                                           |
|--------------------------------------|------------------|----------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|
| CLK1, CLK2,<br>FR                    | Outputs          | PMOS NMOS VSS 777                                                                                        | The output PMOS and NMOS also act as ESD-protection devices. Their sizes have been enlarged to increase ESD protection voltage. |
| DS1, DS2,<br>FS, SHL, _<br>PSEL, M/S | Input            | VDD VSS 777                                                                                              |                                                                                                                                 |
| C, R, CR                             | Inputs           | For the pin electronics of the these inputs, please refer to Fig. 5, Section 4.1, On-Chip RC oscillator. |                                                                                                                                 |
| DIO1, DIO2,<br>M, CL                 | I/O              | Output Enable  PMOS  Data out  Data in                                                                   | The output PMOS and NMOS also act as ESD-protection devices. Their sizes have been enlarged to increase ESD protection voltage. |

## 64-COMMON Driver for Dot-Matrix STN LCD

| SYMBOL                                                      | Input/<br>output | CIRCUIT                                                                                                 | NOTES |
|-------------------------------------------------------------|------------------|---------------------------------------------------------------------------------------------------------|-------|
| COM0~63,<br>V0R, V0L,<br>V1R, V1L,<br>V4R, V4L,<br>V5R, V5L |                  | VOR/VOL  VEET  VOD  VOD  COM0~COM63  V1R/V1L  VEET  VDD  EN3  V4R/V4L  V5R/V5L  VEET  VDD  EN4  V5R/V5L |       |

64-COMMON Driver for Dot-Matrix STN LCD

#### 13 APPLICATION NOTES

 It is recommended that the following power-up sequence be followed to ensure reliable operation of your display system. As the ICs are fabricated in CMOS and there is intrinsic latch-up problem associated with any CMOS devices, proper power-up sequence can reduce the danger of triggering latch-up. When powering up the system, control logic power must be powered on first. When powering down the system, control logic must be shut off later than or at the same time with the LCD bias (V<sub>EE</sub>).



- 2. The metal frame of the LCD panel should be grounded.
- 3. A 0.1  $\mu$ F ceramic capacitor should be connected between  $V_{DD}$  and  $V_{SS}$ .
- 4. A 0.1 μF ceramic capacitor should be connected between V<sub>DD</sub> (or V<sub>SS</sub>) and each of V1, V2, V3, V4, and V5.

64-COMMON Driver for Dot-Matrix STN LCD

## 14 PACKAGE INFORMATION

Package information is provided in another document. Please contact Avant Electronics for package information.

64-COMMON Driver for Dot-Matrix STN LCD

#### 15 SOLDERING

#### 15.1 Introduction

There is no soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and surface mounted components are mixed on one printed-circuit board. However, wave soldering is not always suitable for surface mounted ICs, or for printed-circuits with high population densities. In these situations reflow soldering is often used.

This text gives a very brief insight to a complex technology. For more in-depth account of soldering ICs, please refer to dedicated reference materials.

#### 15.2 Reflow soldering

Reflow soldering techniques are suitable for all QFP packages.

The choice of heating method may be influenced by larger plastic QFP packages (44 leads, or more). If infrared or vapour phase heating is used and the large packages are not absolutely dry (less than 0.1% moisture content by weight), vaporization of the small amount of moisture in them can cause cracking of the plastic body. For more information, please contact Avant for drypack information.

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement.

Several techniques exist for reflowing; for example, thermal conduction by heated belt. Dwell times vary between 50 and 300 seconds depending on heating method. Typical reflow temperatures range from 215 to 250 °C.

Preheating is necessary to dry the paste and evaporate the binding agent. Preheating duration: 45 minutes at 45 °C.

#### 15.3 Wave soldering

Wave soldering is **not** recommended for QFP packages. This is because of the likelihood of solder bridging due to closely-spaced leads and the possibility of incomplete solder penetration in multi-lead devices.

If wave soldering cannot be avoided, the following conditions must be observed:

- A double-wave (a turbulent wave with high upward pressure followed by a smooth laminar wave) soldering technique should be used.
- The footprint must be at an angle of 45° to the board direction and must incorporate solder thieves downstream and at the side corners.

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Maximum permissible solder temperature is 260 °C, and maximum duration of package immersion in solder is 10 seconds, if cooled to less than 150 °C within 6 seconds. Typical dwell time is 4 seconds at 250 °C.

A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

## 15.4 Repairing soldered joints

Fix the component by first soldering two diagonally- opposite end leads. Use only a low voltage soldering iron (less than 24 V) applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 °C. When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320 °C.

64-COMMON Driver for Dot-Matrix STN LCD

## 16 LIFE SUPPORT APPLICATIONS

Avant's products, unless specifically specified, are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Avant customers using or selling Avant's products for use in such applications do so at their own risk and agree to fully indemnify Avant for any damages resulting from such improper use or sale.