# SPLC100A1 #### **40-CHANNEL SEG/COM LCD DRIVER** #### **GENERAL DESCRIPTION** The SPLC100A1 is a Liquid Crystal Display driver that contains two sets of 20-bit bi-directional shift registers, 20 data latch flip-flops and 20 Liquid Crystal Display drivers. It also features 40-channel outputs that can be applied as common or segment driver. The SPLC100A1 receives serial display data from a display control LSI, converts it into parallel data and supplies liquid crystal display waveforms to the liquid crystal. #### **FEATURES** - Liquid Crystal Display driver with serial/parallel conversion function. - Serial transfer facilitates board design. - Capable of interfacing to liquid crystal display controllers: HD43160AH, HD61830, HD44780, HD44790, SPLC780 - 40 internal LCD drivers. - Internal serial/parallel conversion circuits: - -20-bit shift register $\times 2$ - -20-bit latch $\times 2$ - Power supply: - Internal logic: 2.7V 5.5V - Liquid crystal display driver circuit: 3.0V 11.0V - CMOS process. #### **BLOCK DIAGRAM** #### **FUNCTION DESCRIPTION** #### **■ SEGMENT DRIVER** When SPLC100A1 is used as a segment driver, FCS is connected to VSS. In this case, both channel 1 and channel 2 shift data at the falling edge of CL2 and latch it at the falling edge of CL1. V3 and V5, V4 and V6 of the liquid crystal display driver power supply are short-circuited, respectively. Segment data waveforms ( A type waveforms, 1/8 duty cycle ) #### **■ COMMON DRIVER** In this case, channel 1 is used as a segment driver and channel 2 as common driver. When channel 2 of SPLC100A1 is used as common driver, FCS is connected to VDD. In this case, channel 2 shifts data at the rising edge of CL1 and latches it at the rising edge of CL2. Common data waveforms ( A type waveforms of channel 2, 1/8 duty cycle ) # Both Channel 1 and Channel 2 Used as Common Drivers (FCS = VDD) Common Drivers (FCS = VDD) When both of channel 1 and channel 2 are used common drives, FCS is connected to VDD and the signals (CL1, CL2, FLM) from the controller are connected as following. In this case, connection of the Liquid Crystal Display driver power supply is different from that of segment driver, - V1,V2: Select level of segment and common - V3,V4: Non-select level of segment - V5,V6: Non-select level of common #### **PIN DESCRIPTION** | Mnemonic | PIN No. | Туре | Description | | | | | | | |----------|---------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | VDD | 22 | I | Positive power supply voltage input | | | | | | | | VSS | 32 | I | Ground input | | | | | | | | VEE | 29 | I | Power supply voltage for liquid crystal display drive | | | | | | | | Y6 – 1 | 23-28 | 0 | Liquid crystal driver output ( Channel 1 ) | | | | | | | | Y20 – 7 | 8-21 | | | | | | | | | | Y27 – 21 | 1-7 | 0 | Liquid crystal driver output ( Channel 2 ) | | | | | | | | Y40 – 28 | 47-59 | | | | | | | | | | V1, V2 | 41,42 | I | Power supply for liquid crystal display drive ( Select level ) | | | | | | | | V3, V4 | 43,44 | I | Power supply for liquid crystal display drive (Non-select level for channel 1) | | | | | | | | V5, V6 | 45,46 | I | Power supply for liquid crystal display drive (Non-select level for channel 2) | | | | | | | | SHL1 | 38 | 1 | Selection of the shift direction of channel 1 shift register SHL1 DL1 DR1 VDD Out In GND In Out | | | | | | | | SHL2 | 39 | - | Selection of the shift direction of channel 2 shift register SHL2 DL2 DR2 VDD Out In GND In Out | | | | | | | | DL1, DR1 | 33,34 | I/O | Data Input / Output of channel 1 shift register | | | | | | | | DL2, DR2 | 35,36 | I/O | Data Input / Output of channel 2 shift register | | | | | | | | M | 37 | - | Alternated signal for liquid crystal driver output | | | | | | | | CL1 | 30 | 1 | Latch signal for channel 1 ( | | | | | | | | | | | Used for channel 2 when FCS is GND | | | | | | | | CL2 | 31 | I | Shift signal for channel 1 (ᢇ ) *1 | | | | | | | | | | | Used for channel 2 when FCS is GND | | | | | | | | FCS | 40 | I | Mode select signal of channel 2. FCS signal exchanges the latch signal and | | | | | | | | | | | the shift of channel 2 and inverts M for channel 2. Thus, this signal exchanges | | | | | | | | | | | the function of channel 2. | | | | | | | | | | | FCS Level Channel 2 M Polarity Function Latch signal Shift signal | | | | | | | | | | | VDD CL2 CL1 | | | | | | | | | | | GND CL1 ← CL2 ← M For segment drive | | | | | | | | | | | *1 *1 *2 | | | | | | | Notes: \*1. — and — indicate the latches at rise and fall times, respectively. <sup>\*2.</sup> The output level relationship between channel 1 and channel 2 based on the FCS signal level as follows: | | _ | M | Output Level | | | | |-----|--------------|---|---------------------|----------------------|--|--| | FCS | Data | | Channel 1(Y1 - Y20) | Channel 2(Y21 - Y40) | | | | | Н | Н | V1 | V2 | | | | VDD | (Select) | L | V2 | V1 | | | | (H) | L | Н | V3 | V6 | | | | | (Non-select) | L | V4 | V5 | | | | | Н | Н | V1 | V1 | | | | | (Select) | L | V2 | V2 | | | | GND | L | Н | V3 | V5 | | | | (L) | (Non-select) | L | V4 | V6 | | | #### **ABSOLUTE MAXIMUM RATINGS** | Characteristics | Symbol | Ratings | | | | | | |-----------------------------|--------------------|--------------------------|--|--|--|--|--| | Operating Voltage | V <sub>DD</sub> *1 | -0.3V to + 7.0V | | | | | | | LCD Driver Supply Voltage | VEE *2 | VDD - 13.5V to VDD+ 0.3V | | | | | | | Input Voltage 1 | V <sub>IN1</sub> | -0.3V to VDD + 0.3V | | | | | | | Input Voltage 2 ( V1 - V6 ) | V <sub>IN2</sub> | VDD + 0.3V to VEE -0.3V | | | | | | | Operating Temperature | Topr | -20°C to + 75°C | | | | | | | Storage Temperature | Тѕтс | -55°ℂ to + 125°ℂ | | | | | | Note: 1.It will cause damage to IC if the supply voltage is greater than above. Rev.: 1.0 <sup>2.</sup>Connect a protection resistor of 220 $\!\Omega\!\pm\!5\%$ to VEE. #### **DC CHARACTERISTICS** ( VDD = 5V $\pm$ 10%,VEE = -5V $\pm$ 10%, VSS = 0V, Ta = -20 to + 75 $^{\circ}$ C ) | Characteristics | Symbol | Min. | Тур. | Max. | Unit | Test Condition | |--------------------------------------------------------------------------|-----------------|---------|------|--------|------|-------------------------------------------------------| | Input Voltage | $V_{IH}$ | 0.7VDD | - | VDD | V | | | (CL1, CL2, DL1, DL2, DR1, DR2, M, SHL1, SHL2, FCS) | $V_{IL}$ | 0 | - | 0.3VDD | V | | | Output Voltage | $V_{OH}$ | VDD-0.4 | - | - | V | I <sub>OH</sub> = -0.4mA | | (DL1, DL2, DR1, DR2) | $V_{OL}$ | - | - | 0.4 | V | $I_{OL} = +0.4$ mA | | LCD Driver Voltage | $V_{LCD}$ | 3.0 | - | 11.0 | V | V <sub>DD</sub> - V5 | | Vi-Yj Voltage Descending | $V_{D1}$ | - | - | 1.1 | V | $I_{ON} = 0.1$ mA for one of Yj | | V(V6 - 1)-Y(Y40 - 1) | $V_{D2}$ | - | - | 1.5 | V | I <sub>ON</sub> = 0.05mA for each Yj | | Input Leakage Current (CL1, CL2, DL1, DL2, DR1, DR2, M, SHL1, SHL2, FCS) | I <sub>IL</sub> | -5.0 | - | 5.0 | μΑ | $V_{IN} = 0$ to $V_{DD}$ | | Vi Leakage Current V6 - 1 | $I_{ m VL}$ | -10.0 | - | 10.0 | μΑ | $V_{IN} = V_{DD} - V_{EE}$ (Output Y40 - 1: floating) | | | I <sub>cc</sub> | - | - | 1.0 | mA | F <sub>CL2</sub> = 400KHz | | Power Supply Current | I <sub>EE</sub> | - | - | 10 | μΑ | F <sub>CL1</sub> = 1KHz | #### SPLC100A vs. SPLC100A1 - (1) The test condition has been improved from $I_{OH}$ = -0.35 mA (SPLC100A) to $I_{OH}$ = -0.4mA (SPLC100A1) - (2) The minimum working voltage of SPLC100A is 4.5V. In contrast, the minimum working voltage of SPLC100A1 is improved to 3.0V. #### **AC CHARACTERISTICS** | | Characteristics | Symbol | Min. | Тур. | Max. | Unit | Test Condition | |-------------------------------------------------|---------------------------------|------------------|------|------|------|------|----------------| | Data Sh | F <sub>CL</sub> | - | - | 400 | KHz | | | | Clock | High Level ( CL1, CL2 ) | t <sub>CWH</sub> | 800 | - | - | ns | | | Width | Width Low Level ( CL2 ) | | 800 | - | - | ns | | | Data Set-up Time<br>( DL1, DL2, DR1, DR2, FLM ) | | t <sub>SU</sub> | 300 | ı | ı | ns | | | Clock Set-up Time ( CL1, CL2 ) | | t <sub>SL</sub> | 500 | ı | ı | ns | (CL2→CL1) | | Clock Set-up Time ( CL1, CL2 ) | | t <sub>LS</sub> | 500 | 1 | 1 | ns | (CL1→CL2) | | Date Delay Time ( DL1, DL2, DR1, DR2 ) | | t <sub>PD</sub> | - | - | 500 | ns | CL = 15pF | | Clock Rise/Fall Time ( CL1, CL2 ) | | t <sub>CT</sub> | - | - | 200 | ns | | | Date Ho | old Time<br>DL2, DR1, DR2, FLM) | t <sub>DH</sub> | 300 | - | - | ns | | #### **APPLICATION NOTES** #### ■ SEGMENT DRIVER #### **■ COMMON DRIVER** #### ■ SEGMENT / COMMON DRIVER #### PAD ASSIGNMENT AND LOCATIONS #### ■ PAD Assignment Chip Size: $2152\mu m\ x\ 2380\mu m$ This IC substrate should be connected to VDD Note: To ensure IC function properly, please bond all of the VDD, VSS AVDD and AVSS pins. # **Ordering Information** | Product Number | Package Type | | | | |-------------------|--------------|--|--|--| | SPLC100A1-nnnnV-C | Chip form | | | | Note1: Code number (nnnnV) is assigned for customer. Note2: Code number (nnnn = 0000 - 9999); version (V = A - Z). NOTE: SUNPLUS TECHNOLOGY GO., LTD reserves the right to make changes at any time without notice in order to improve the design and performance to supply the best possible product. #### **■ PAD Locations** | PAD Locat | Pad Name | X | Y | Pad No | Pad Name | Х | Y | |-----------|----------|--------------|-------|--------|----------|------|------| | 1 | Y27 | -912 | 889 | 31 | CL2 | 907 | -826 | | 2 | Y26 | -912<br>-910 | 751 | 32 | VSS | 907 | -690 | | | | | | | | | | | 3 | Y25 | -913 | 628 | 33 | DL1 | 907 | -565 | | 4 | Y24 | -913 | 498 | 34 | DR1 | 907 | -434 | | 5 | Y23 | -913 | 373 | 35 | DL2 | 908 | -312 | | 6 | Y22 | -913 | 249 | 36 | DR2 | 906 | -188 | | 7 | Y21 | -912 | 123 | 37 | M | 907 | -63 | | 8 | Y20 | -912 | -2 | 38 | SHL1 | 907 | 61 | | 9 | Y19 | -912 | -126 | 39 | SHL2 | 907 | 186 | | 10 | Y18 | -910 | -249 | 40 | FCS | 907 | 309 | | 11 | Y17 | -912 | -373 | 41 | V1 | 907 | 433 | | 12 | Y16 | -912 | -500 | 42 | V2 | 907 | 561 | | 13 | Y15 | -913 | -628 | 43 | V3 | 907 | 687 | | 14 | Y14 | -912 | -756 | 44 | V4 | 907 | 825 | | 15 | Y13 | -913 | -891 | 45 | V5 | 908 | 970 | | 16 | Y12 | -912 | -1023 | 46 | V6 | 774 | 1020 | | 17 | Y9 | -744 | -1022 | 47 | Y40 | 644 | 1021 | | 18 | Y10 | -614 | -1022 | 48 | Y39 | 513 | 1021 | | 19 | Y11 | -484 | -1023 | 49 | Y38 | 388 | 1021 | | 20 | Y8 | -358 | -1023 | 50 | Y37 | 264 | 1022 | | 21 | Y7 | -234 | -1022 | 51 | Y36 | 139 | 1021 | | 22 | VDD | -109 | -1023 | 52 | Y35 | 14 | 1022 | | 23 | Y6 | 16 | -1023 | 53 | Y30 | -110 | 1021 | | 24 | Y5 | 139 | -1023 | 54 | Y31 | -235 | 1022 | | 25 | Y4 | 265 | -1022 | 55 | Y32 | -360 | 1021 | | 26 | Y3 | 390 | -1023 | 56 | Y33 | -484 | 1021 | | 27 | Y2 | 513 | -1023 | 57 | Y34 | -614 | 1022 | | 28 | Y1 | 642 | -1023 | 58 | Y29 | -744 | 1022 | | 29 | VEE | 772 | -1023 | 59 | Y28 | -912 | 1022 | | 30 | CL1 | 908 | -958 | | | | | Rev.: 1.0 # **■ PACKAGE Configuration** ### QFP 64L Top View #### **■ PACKAGE Information** ## **QFP 64L Outline Dimensions** COTROL DIMENSIONS ARE IN MILLIMETERS. | | DOTTIOL | D114 L14L | 10110 1 | | 141111111111111111111111111111111111111 | -11-11-01 | | |--------------|---------------------------------------------|-----------------|---------|------|-----------------------------------------|-----------|-------| | | CULIDA | М | ILLIMET | ER | INCH | | | | | SYMBOL | MIN. | NOM. | MAX. | MIN. | NOM. | мах. | | | Α | | _ | 3.40 | _ | | 0.134 | | | A1 | 0.25 | _ | | 0.010 | | | | | A2 | 2.50 | 2.72 | 2.90 | 0.098 | 0.107 | 0.114 | | | D | 23.20 BASIC 0.9 | | | 0.9 | 13 BA | SIC | | | D <sub>1</sub> | 2D.00 BASIC D.7 | | | 7B7 BASIC | | | | | E | 17.20 BASIC | | | 0.677 BASIC | | | | | E1 | 14.00 BASIC | | | D.551 BASIC | | | | | R2 | 0.13 | _ | 0.30 | 0.005 | _ | 0.012 | | | R <sub>1</sub> | 0.13 | _ | _ | 0.005 | _ | _ | | | Ð | a. | | 7 | a. | _ | 7 | | | Ðı | a. | _ | _ | a. | _ | _ | | ALLOY 42 L/F | $\theta_2$ , $\theta_3$ | | 7° REF | | | 7 REF | : | | COPPER L/F | $\theta_{\text{B}} \cdot \theta_{\text{B}}$ | | 15" REF | - | | | | | | u | 0.11 | 0.15 | 0.23 | 0.004 | 0.006 | 0.009 | | | L | 0.73 | 0.68 | 1.03 | 0.029 | 0.035 | O.D41 | | | Lı | 1.60 REF | | | 0.083 REF | | | | | \$ | 0.20 | | | 0.008 | | | | | | | C 4 | | | | | | |--------|------|--------|------|------------|-------|-------|--|--| | | 64L | | | | | | | | | SYMBOL | MIL | LIMETE | ER | INCH | | | | | | | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | | | | b | 0.35 | 0.40 | 0.50 | 0.014 | 0.016 | 0.020 | | | | е | 1 | .00 B | SC. | 0.039 BSC. | | | | | | D2 | 1E | .00 R | EF | 0.709 REF | | | | | | E2 | 12 | 2.00 R | EF | 0.472 REF | | | | | | | | | | | | | | | | aaa | | 0.25 | | 0.010 | | | | | | bbb | | 0.20 | | 0.008 | | | | | | ccc | | 0.20 | | 800.0 | | | | | | ddd | | 0.10 | | 0.004 | | | | | #### **DISCLAIMER** The information appearing in this publication is believed to be accurate. Integrated circuits sold by Sunplus Technology are covered by the warranty and patent indemnification provisions stipulated in the terms of sale only. SUNPLUS makes no warranty, express, statutory implied or by description regarding the information in this publication or regarding the freedom of the described chip(s) from patent infringement. FURTHER, SUNPLUS MAKES NO WARRANTY OF MERCHANTABILITY OR FITNESS FOR ANY PURPOSE. SUNPLUS reserves the right to halt production or alter the specifications and prices at any time without notice. Accordingly, the reader is cautioned to verify that the data sheets and other information in this publication are current before placing orders. Products described herein are intended for use in normal commercial applications. Applications involving unusual environmental or reliability requirements, e.g. military equipment or medical life support equipment, are specifically not recommended without additional processing by SUNPLUS for such applications. Please note that application circuits illustrated in this document are for reference purposes only. Rev.: 1.0